A 70 dB DR 10 b 0-to-80 MS/s Current-Integrating SAR ADC With Adaptive Dynamic Range This publication appears in: IEEE JOURNAL OF SOLID-STATE CIRCUITS Authors: B. Malki, T. Yamamoto, B. Verbruggen, P. Wambacq and J. Craninckx Volume: 49 Issue: 5 Pages: 1173 - 1183 Publication Date: May. 2014
Abstract: A charge-domain SAR ADC is presented which integrates the current of a variable-gain transconductor on its sampling capacitor, rather than being driven by a power hungry voltage buffer. The sampling circuit uses nonlinear MOS capacitors as sampling capacitor for passive amplification to relax the comparator noise requirements without compromising linearity. The prototype in 40 nm low power CMOS process consists of a 1.1ᆥ.6 mS transconductor, combined with a 10 b 0ᇤ MS/s charge-sharing SAR ADC. It achieves 70 dB DR while consuming less than 5.45 mA from a 1.1 V supply and achieves a peak SNDR of 56.85 dB at 40 MS/s. External Link.
|